Asher, Y. B., & Stein, E. (2019, May). Evaluation of Circuits on the Reconfigurable Mesh. In 2019 IEEE International Parallel and Distributed Processing Symposium Workshops (IPDPSW) (pp. 71-74). IEEE.
Ben-Asher, Y., Stein, E., & Vaidyanathan, R. (2017, May). Combining boolean gates and branching programs in one model can lead to faster circuits. In 2017 IEEE International Parallel and Distributed Processing Symposium Workshops (IPDPSW) (pp. 184-191). IEEE.
Asher, Y. B., Haber, G., & Stein, E. (2017, September). A study of conflicting pairs of compiler optimizations. In 2017 IEEE 11th International Symposium on Embedded Multicore/Many-core Systems-on-Chip (MCSoC) (pp. 52-58). IEEE.
Ben-Asher, Y., Stein, E., & Tartakovsky, V. (2016). Rm-circuits: Toward feasible use of reconfigurable mesh algorithms. In Proceedings of the International Conference on Parallel and Distributed Processing Techniques and Applications (PDPTA) (p. 3). The Steering Committee of The World Congress in Computer Science, Computer Engineering and Applied Computing (WorldComp).
Stein, E., & Asher, Y. B. (2014, May). Adaptive Booth Algorithm for Three-Integers Multiplication for Reconfigurable Mesh. In 2014 IEEE International Parallel & Distributed Processing Symposium Workshops (pp. 211-219). IEEE.
Asher, Y. B., & Stein, E. (2008, December). Extending Booth algorithm to multiplications of three numbers on FPGAs. In 2008 International Conference on Field-Programmable Technology (pp. 333-336). IEEE.
Stein, E., & Asher, Y. B. (2002, May). Basic algorithms for the asynchronous reconfigurable mesh. In 2002 IEEE International Parallel & Distributed Processing Symposium Workshops. IEEE.
Ben-Asher, Y., & Stein, E. (1997). Basic results in automatic transformations of shared memory parallel programs into sequential programs. In Advances in Computing Science—ASIAN'97: Third Asian Computing Science Conference Kathmandu, Nepal, December 9–11, 1997 Proceedings 3 (pp. 351-366). Springer Berlin Heidelberg.